Skip to content
View zeeshanrafique23's full-sized avatar
🐬
Focusing
🐬
Focusing

Organizations

@merledu @ShaheenRV
Block or Report

Block or report zeeshanrafique23

Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
zeeshanrafique23/README.md

Hi there! My name is Zeeshan Rafique.

"RTL Design and Verification Engineer"

I am an RTL design and Verification engineer with a strong background in Computer Architecture and Digital Logic Design. I have deep knowledge of System on Chip components like bus protocols and peripheral communication with CPU. My research focus area is to improve computation speed and power optimization in hardware for Machine Learning applications.

💻 Languages:

  • SystemVerilog, Verilog, CHISEL
  • Universal Verification Methodology (UVM)
  • RISC-V Assembly
  • C / C++
  • Python, Bash, tcl

🖲️ Tools:

  • Xcelium, Questa Sim, Vivado (xsim), Verilator, iCarus Verilog, GTK wave
  • Vivado (synthesis and implementation), AWS Cloud FPGA
  • Genus, Yosys

Visit my portfolio @ zeeshanrafique.me 🛸

Pinned Loading

  1. mdu mdu Public

    M-extension for RISC-V cores.

    Verilog 20 8

  2. opentitan opentitan Public

    Forked from lowRISC/opentitan

    OpenTitan: Open source silicon root of trust

    SystemVerilog

  3. merledu/azadi-soc merledu/azadi-soc Public

    Azadi (Freedom) is a 32-bit RISC-V CPU based System on Chip.

    SystemVerilog 24 10

  4. ibex ibex Public

    Forked from lowRISC/ibex

    Ibex is a small 32 bit RISC-V CPU core, previously known as zero-riscy.

    SystemVerilog

  5. RV32I-Logisim RV32I-Logisim Public

    RV32I single cycle simulation on open-source software Logisim.

    16 10

  6. serv serv Public

    Forked from olofk/serv

    SERV - The SErial RISC-V CPU

    Verilog